|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
January 20072007 February AS6C4008 512K X 8 CMOS SRAM 512K X 8 BIT LOW POWERBIT LOW POWER CMOS SRAM FEATURES Access time : 55 ns Low power consumption: Operatingcurrent : 30/20mA (TYP.) Standby current : 4 A (TYP.) C-version Single 2.7V ~ 5.5V power supply Fully Compatible with all Competitors 5V product Fully Compatible with all Competitors 3.3V product Fully static operation Tri-state output Data retention voltage : 2.0V (MIN.) All products ROHS Compliant Package 32-pin 450 mil SOP 32-pin 8mm x 20mm TSOP-I : 32-pin 600 mil P-DIP : 32-pin 8mm x 13.4mm sTSOP Coming *36-ball 6mm x 8mm TFBGA Soon! *44-pin 8mm x 20mm TSOP-II GENERAL DESCRIPTION The AS6C4008 is a 4,194,304-bit low power CMOS static random access memory organized as 524,288 words by 8 bits. It is fabricated using very high performance, high reliability CMOS technology. Its standby current is stable within the range of operating temperature. The AS6C4008 is well designed for very low power system applications, and particularly well suited for battery back-up non-volatile memory application. T he AS6C4008 operates from a single power supply of 2.7V ~ 5.5V . FUNCTIONAL BLOCK DIAGRAM PIN DESCRIPTION** SYMBOL DESCRIPTION Address Inputs Data Inputs/Outputs Chip Enable Inputs Write Enable Input Output Enable Input Power Supply Ground No Connection Vcc Vss A0 - A18 DQ0 - DQ7 DECODER 512Kx8 MEMORY ARRAY CE# WE# OE# VCC VSS NC A0-A18 DQ0-DQ7 I/O DATA CIRCUIT COLUMN I/O CE# WE# OE# CONTROL CIRCUIT 02/FEB/07, v 1.0 Alliance Memory Inc. Page 1 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM PIN CONFIGURATION A18 A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 Vss 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 SOP/P-DIP 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 Vcc A15 A17 WE# A13 A8 A9 A11 OE# A10 CE# DQ7 DQ6 DQ5 DQ4 DQ3 NC NC A4 1 2 3 4 5 6 7 8 44 43 42 41 40 39 38 37 NC NC NC A5 A6 A7 A8 OE# DQ7 DQ6 Vss Vcc DQ5 DQ4 A9 A10 A11 A12 A13 NC NC NC A11 A9 A8 A13 WE# A17 A15 Vcc A18 A16 A14 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 AS6C4008 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 OE# A10 CE# DQ7 DQ6 DQ5 DQ4 DQ3 Vss DQ2 DQ1 DQ0 A0 A1 A2 A3 AS6C4008 TSOP-I/sTSOP A B C D E F G H A0 DQ4 DQ5 Vss Vcc DQ6 A1 A2 NC WE# NC A3 A4 A5 A6 A7 A8 DQ0 DQ1 A3 A2 A1 A0 Vcc Vss A18 A17 DQ2 A15 DQ3 CE# DQ0 DQ1 Vcc AS6C4008 9 10 11 12 13 14 15 16 17 18 19 20 21 22 36 35 34 33 32 31 30 29 28 27 26 25 24 23 DQ7 OE# CE# A16 A9 A10 A11 A12 Vss A13 A14 DQ2 DQ3 1 2 3 4 TFBGA 5 6 WE# A18 A17 A16 A15 A14 NC NC TSOP-II 02/FEB/07, v 1.0 Alliance Memory Inc. Page 2 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM ABSOLUTE MAXIMUM RATINGS* PARAMETER Terminal Voltage with Respect to VSS Operating Temperature Storage Temperature Power Dissipation DC Output Current Soldering Temperature (under 10 sec) SYMBOL VTERM TA TSTG PD IOUT TSOLDER -40 to 85(I grade) -65 to 150 1 50 260 RATING -0.5 to 6.5 0 to 70(C grade) UNIT V C C W mA C *Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability. TRUTH TABLE MODE Standby Output Disable Read Write Note: CE# H L L L OE# X H L X WE# X H H L I/O OPERATION High-Z High-Z DOUT DIN SUPPLY CURRENT ISB1 ICC,ICC1 ICC,ICC1 ICC,ICC1 H = VIH, L = VIL, X = Don't care. DC ELECTRICAL CHARACTERISTICS SYMBOL TEST CONDITION PARAMETER Supply Voltage VCC *1 Input High Voltage VIH *1 Input Low Voltage VIL Input Leakage Current ILI VCC VIN VSS Output Leakage VCC VOUT VSS, ILO Current Output Disabled Output High Voltage VOH IOH = -1mA Output Low Voltage VOL IOL = 2mA Cycle time = Min. - 55 ICC CE# = 0.2V, II/O = 0mA other pins at 0.2V or VCC - 0.2V Average Operating Power supply Current Cycle time = 1s ICC1 CE# = 0.2V, II/O = 0mA other pins at 0.2V or VCC - 0.2V *C Standby Power ISB1 CE# VCC - 0.2V Supply Current *I Notes: MIN. TYP. 2.7 3.0 0.7* VCC - 0.2 -1 -1 2.4 30 *3 MAX. 5.5 VCC+0.3 0.6 1 1 0.4 60 UNIT V V V A A V V mA - 4 4 4 10 50 *4 50 *4 mA A A 1. VIH(max) = VCC + 3.0V for pulse width less than 10ns. VIL(min) = VSS - 3.0V for pulse width less than 10ns. 2. Over/Undershoot specifications are characterized, not 100% tested. 3. Typical values are included for reference only and are not guaranteed or tested. Typical valued are measured at VCC = VCC(TYP.) and TA = 25C 4. 25A for special request *C=Commercial temperature/I = Industrial temperature 02/FEB/07, v 1.0 Alliance Memory Inc. Page 3 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM WRITE CYCLE 1 (WE# Controlled) (1,2,3,5,6) tWC Address tAW CE# tCW tAS WE# tWHZ Dout (4) High-Z tDW Din tDH TOW (4) tWP tWR Data Valid WRITE CYCLE 2 (CE# Controlled) (1,2,5,6) tWC Address tAW CE# tAS tCW tWP WE# tWHZ Dout (4) High-Z tDW Din tDH tWR Data Valid Notes : 1.WE#, CE# must be high during all address transitions. 2.A write occurs during the overlap of a low CE#, low WE#. 3.During a WE# controlled write cycle with OE# low, tWP must be greater than tWHZ + tDW to allow the drivers to turn off and data to be placed on the bus. 4.During this period, I/O pins are in the output state, and input signals must not be applied. 5.If the CE# low transition occurs simultaneously with or after WE# low transition, the outputs remain in a high impedance state. 6.tOW and tWHZ are specified with CL = 5pF. Transition is measured 500mV from steady state. 02/FEB/07, v 1.0 Alliance Memory Inc. Page 4 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM TIMING WAVEFORMS READ CYCLE 1 (Address Controlled) (1,2) tRC Address tAA Dout Previous Data Valid tOH Data Valid READ CYCLE 2 (CE# and OE# Controlled) (1,3,4,5) tRC Address tAA CE# tACE OE# tOE tOLZ tCLZ Dout High-Z tOH tOHZ tCHZ Data Valid High-Z Notes : 1.WE# is high for read cycle. 2.Device is continuously selected OE# = low, CE# = low. 3.Address must be valid prior to or coincident with CE# = low,; otherwise tAA is the limiting parameter. 4.tCLZ, tOLZ, tCHZ and tOHZ are specified with CL = 5pF. Transition is measured 500mV from steady state. 5.At any given temperature and voltage condition, tCHZ is less than tCLZ , tOHZ is less than tOLZ. 02/FEB/07, v 1.0 Alliance Memory Inc. Page 5 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM WRITE CYCLE 1 (WE# Controlled) (1,2,3,5,6) tWC Address tAW CE# tCW tAS WE# tWHZ Dout (4) High-Z tDW Din tDH TOW (4) tWP tWR Data Valid WRITE CYCLE 2 (CE# Controlled) (1,2,5,6) tWC Address tAW CE# tAS tCW tWP WE# tWHZ Dout (4) High-Z tDW Din tDH tWR Data Valid Notes : 1.WE#, CE# must be high during all address transitions. 2.A write occurs during the overlap of a low CE#, low WE#. 3.During a WE# controlled write cycle with OE# low, tWP must be greater than tWHZ + tDW to allow the drivers to turn off and data to be placed on the bus. 4.During this period, I/O pins are in the output state, and input signals must not be applied. 5.If the CE# low transition occurs simultaneously with or after WE# low transition, the outputs remain in a high impedance state. 6.tOW and tWHZ are specified with CL = 5pF. Transition is measured 500mV from steady state. 02/FEB/07, v 1.0 Alliance Memory Inc. Page 6 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM DATA RETENTION CHARACTERISTICS PARAMETER VCC for Data Retention Data Retention Current Chip Disable to Data Retention Time Recovery Time tRC* = Read Cycle Time SYMBOL TEST CONDITION VDR CE# VCC - 0.2V **C VCC = 2.0V I DR CE# VCC - 0.2V **I See Data Retention tCDR Waveforms (below) tR **C=Commercial temperature/I=Industrial temperature MIN. 2.0 0 tRC* TYP. 2 2 - MAX. 5.5 30 30 - UNIT V A ns ns DATA RETENTION WAVEFORM VDR 2.0V Vcc Vcc(min.) tCDR CE# VIH CE# V cc-0.2V Vcc(min.) tR VIH 02/FEB/07, v 1.0 Alliance Memory Inc. Page 7 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM PACKAGE OUTLINE DIMENSION 32 pin 450 mil SOP Package Outline Dimension SYM. UNIT INCH.(BASE) 0.118 (MAX) 0.004(MIN) 0.111(MAX) 0.016(TYP) 0.008(TYP) 0.817(MAX) 0.445 0.005 0.555 0.012 0.050(TYP) 0.0347 0.008 0.055 0.008 0.026(MAX) 0.004(MAX) o o 0 -10 MM(REF) 2.997 (MAX) 0.102(MIN) 2.82(MAX) 0.406(TYP) 0.203(TYP) 20.75(MAX) 11.303 0.127 14.097 0.305 1.270(TYP) 0.881 0.203 1.397 0.203 0.660 (MAX) 0.101(MAX) o o 0 -10 A A1 A2 b c D E E1 e L L1 S y 02/FEB/07, v 1.0 Alliance Memory Inc. Page 8 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM 32 pin 8mm x 20mm TSOP-I Package Outline Dimension SYM. UNIT INCH(BASE) 0.047 (MAX) 0.004 0.002 0.039 0.002 0.008 + 0.002 - 0.001 0.005 (TYP) 0.724 0.004 0.315 0.004 0.020 (TYP) 0.787 0.008 0.0197 0.004 0.0315 0.004 0.003 (MAX) o o 0 5 MM(REF) 1.20 (MAX) 0.10 0.05 1.00 0.05 0.20 + 0.05 -0.03 0.127 (TYP) 18.40 0.10 8.00 0.10 0.50 (TYP) 20.00 0.20 0.50 0.10 0.08 0.10 0.076 (MAX) o o 0 5 A A1 A2 b c D E e HD L L1 y 02/FEB/07, v 1.0 Alliance Memory Inc. Page 9 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM 32 pin 8mm x 13.4mm sTSOP Package Outline Dimension HD c L 1 32 12 (2x) 12 (2x) e 16 17 "A" D Seating Plane b E y 12 (2X) 16 17 GAUGE PLANE A A2 c 0.254 0 A1 SEATING PLANE L L1 12 (2X) "A" DETAIL VIEW 1 32 SYM. UNIT INCH(BASE) 0.049 (MAX) 0.005 0.002 0.039 0.002 0.008 0.01 0.005 (TYP) 0.465 0.004 0.315 0.004 0.020 (TYP) 0.5280.008 0.0197 0.004 0.0315 0.004 0.003 (MAX) o o 0 5 MM(REF) 1.25 (MAX) 0.130 0.05 1.00 0.05 0.200.025 0.127 (TYP) 11.80 0.10 8.00 0.10 0.50 (TYP) 13.40 0.20. 0.50 0.10 0.8 0.10 0.076 (MAX) o o 0 5 A A1 A2 b c D E e HD L L1 y 02/FEB/07, v 1.0 Alliance Memory Inc. Page 10 of 15 February 2007 PACKAGE DIMENSIONS 44-pin 400mil TSOP- Package Outline Dimension (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM SYMBOLS A A1 A2 b c D E E1 e L ZD y DIMENSIONS IN MILLMETERS MIN. NOM. MAX. 1.20 0.05 0.10 0.15 0.95 1.00 1.05 0.30 0.45 0.12 0.21 18.212 18.415 18.618 11.506 11.760 12.014 9.957 10.160 10.363 0.800 0.40 0.50 0.60 0.805 0.076 o o o 3 6 0 DIMENSIONS IN MILS MIN. NOM. MAX. 47.2 2.0 3.9 5.9 37.4 39.4 41.3 11.8 17.7 4.7 8.3 717 725 733 453 463 473 392 400 408 31.5 15.7 19.7 23.6 31.7 3 o o o 0 3 6 02/FEB/07, v 1.0 Alliance Memory Inc. Page 11 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM 36 ball 6mm x 8mm TFBGA Package Outline Dimension 02/FEB/07, v 1.0 Alliance Memory Inc. Page 12 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM 32 pin 600 mil P-DIP Package Outline Dimension UNIT SYM. INCH(BASE) 0.001 (MIN) 0.150 0.005 0.018 0.005 1.650 0.005 0.600 0.010 0.544 0.004 0.100 (TYP) 0.640 0.020 0.130 0.010 0.075 0.010 0.070 0.005 MM(REF) 0.254 (MIN) 3.810 0.127 0.457 0.127 41.910 0.127 15.240 0.254 13.818 0.102 2.540 (TYP) 16.256 0.508. 3.302 0.254 1.905 0.254 1.778 0.127 A1 A2 B D E E1 e eB L S Q1 Note : D/E1/S dimension do not include mold flash. 02/FEB/07, v 1.0 Alliance Memory Inc. Page 13 of 15 February 2007 (R) AS6C4008 512K X 8 BIT LOW POWER CMOS SRAM ORDERING INFORMATION Ordering Codes Alliance Organization VCC range 2.7-5.5V 2.7-5.5V 2.7-5.5V 2.7-5.5V 2.7-5.5V 2.7-5.5V Package 32pin 600mil PDIP 32pin 450mil SOP 32pin TSOP-I (8 x 20 mm) 32pin sTSOP (8 x 13.4 mm) 32pin TSOP-II 400mil * 36pin TFBGA (6mm x 8mm)* *Coming Soon! AS6C4008-55PCN 512k x 8 AS6C4008-55SIN AS6C4008-55TIN 512k x 8 512k x 8 Operating Temp Commercial ~ 0 C to 70 C Industrial ~ -40C to 85 C Industrial ~ -40C to 85 C Industrial ~ -40C to 85 C Industrial ~ -40C to 85 C Industrial ~ -40C to 85 C Speed ns 55 55 55 55 55 55 AS6C4008-55STIN 512k x 8 AS6C4008-55ZIN AS6C4008-55BIN 512k x 8 512k x 8 Part numbering system AS6C 4008 - 55 X X N Package Options: P = 32 pin 600 mil P-DIP S = 32 pin 450 mil SOP low Device T = 32 pin TSOP-I (8mm x 20 mm) power Number ST = 32 pin sTSOP (8mm x 13.4 mm) SRAM 40 = 4M Access Z =44 pin TSOP-II 400 mil* prefix 08 = by 8 Time B = 36 pin TFBGA (6mm x 8mm)* * Coming Soon! Temperature Range: N = Lead C = Commercial Free ROHS (0C to +70 C) Compliant I = Industrial Part (-40 to +85 C) 02/FEB/07, v 1.0 Alliance Memory Inc. Page 14 of 15 February 2007 AS6C4008 (R) (R) Alliance Memory, Inc. 1116 South Amphlett, #2, San Mateo, CA 94402 Tel: 650-525-3737 Fax: 650-525-0449 www.alliancememory.com Copyright (c) Alliance Memory All Rights Reserved Part Number: AS6C4008 Document Version: v. 1.0 (c) Copyright 2003 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use. 02/FEB/07, v 1.0 Alliance Memory Inc. Page 15 of 15 |
Price & Availability of AS6C4008 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |